# ACE

#### ACE24AC256A

#### **Two-wire Serial EEPROM**

#### **Description**

The ACE24AC256A series are 262,144 bits of serial Electrical Erasable and Programmable Read Only Memory, commonly known as EEPROM. They are organized as 32,768 words of 8 bits (one byte) each. The devices are fabricated with proprietary advanced CMOS process for low power and low voltage applications. These devices are available in standard 8-lead SOP package. A standard 2-wire serial interface is used to address all read and write functions. Our extended V<sub>CC</sub> range (1.8V to 5.5V) devices enables wide spectrum of applications.

#### **Features**

- Low voltage and low power operations:
   ACE24AC256A: V<sub>CC</sub> = 1.8V to 5.5V
- 64 bytes page write mode.
- Partial page write operation allowed.
- Internally organized: 32,768 x8 (256K).
- Standard 2-wire bi-directional serial interface.
- Schmitt trigger, filtered inputs for noise protection.
- Self-timed write cycle (5ms maximum).
- 1 MHz (2.5-5.5V), 400 kHz (1.8V) Compatibility.
- Automatic erase before write operation.
- Write protect pin for hardware data protection.
- High reliability: typically, 1,000,000 cycles endurance.
- 100 years data retention.
- Automotive temperature range (-40°C to 105°C)-ACE24AC256A1
- Automotive temperature range (-40°C to 125°C)-ACE24AC256A2
- Standard 8-lead SOP Pb-free package.

#### **Absolute Maximum Ratings**

| Industrial operating temperature:            | -40°C to 125°C           |
|----------------------------------------------|--------------------------|
| Storage temperature:                         | -50°ℂ to 125°ℂ           |
| Input voltage on any pin relative to ground: | -0.3V to $V_{CC}$ + 0.3V |
| Maximum voltage:                             | 8V                       |
| ESD Protection on all pins:                  | >4000V                   |

Notice: Stresses exceed those listed under "Absolute Maximum Rating" may cause permanent damage to the device. Functional operation of the device at conditions beyond those listed in the specification is not guaranteed. Prolonged exposure to extreme conditions may affect device reliability or functionality.



## **Two-wire Serial EEPROM**

## **Packaging Type**



**Pin Configurations** 

| iii dainigai attaria                  |  |  |  |  |
|---------------------------------------|--|--|--|--|
| Functions                             |  |  |  |  |
| Device Address Inputs                 |  |  |  |  |
| Serial Data Input / Open Drain Output |  |  |  |  |
| Serial Clock Input                    |  |  |  |  |
| Write Protect                         |  |  |  |  |
| No-Connect                            |  |  |  |  |
|                                       |  |  |  |  |

## **Ordering information**





#### **Two-wire Serial EEPROM**

#### **Block Diagram**



#### **Pin Descriptions**

#### A. DEVICE / CHIP SELECT ADDRESSES (A2, A1, A0)

These are the chip select input signals for the serial EEPROM devices. Typically, these signals are hardwired to either  $V_{IH}$  or  $V_{IL}$ . If left unconnected, they are internally recognized as  $V_{IL}$ .

#### B. SERIAL CLOCK (SCL)

The rising edge of this SCL input is to latch data into the EEPROM device while the falling edge of this clock is to clock data out of the EEPROM device.

#### C. SERIAL DATA LINE (SDA)

SDA data line is a bi-directional signal for the serial devices. It is an open drain output signal and can be wired-OR with other open-drain output devices.

#### D. WRITE PROTECT (WP)

The ACE24AC256A devices have a WP pin to protect the whole EEPROM array from programming. Programming operations are allowed if WP pin is left un-connected or input to  $V_{IL}$ . Conversely all programming functions are disabled if WP pin is connected to  $V_{IH}$  or  $V_{CC}$ . Read operations is not affected by the WP pin's input level.

#### **Memory Organization**

The ACE24AC256A devices have 512 pages. Since each page has 64 bytes, random word addressing to ACE24AC256A will require 15 bits data word addresses.



#### **Two-wire Serial EEPROM**

#### **Device Operation**

#### A. SERIAL CLOCK AND DATA TRANSITIONS

The SDA pin is typically pulled to high by an external resistor. Data is allowed to change only when Serial clock SCL is at VIL. Any SDA signal transition may interpret as either a START or STOP condition as described below.

#### B. START CONDITION

With SCL ≥ VIH, a SDA transition from high to low is interpreted as a START condition. All valid commands must begin with a START condition.

#### C. STOP CONDITION

With SCL ≥ VIH, a SDA transition from low to high is interpreted as a STOP condition. All valid read or write commands end with a STOP condition. The device goes into the STANDBY mode if it is after a read command. A STOP condition after page or byte write command will trigger the chip into the STANDBY mode after the self-timed internal programming finish (see Figure 1).

#### D. ACKNOWLEDGE

The 2-wire protocol transmits address and data to and from the EEPROM in 8bit words. The EEPROM acknowledges the data or address by outputting a "0" after receiving each word. The ACKNOWLEDGE signal occurs on the 9th serial clock after each word.

#### E. STANDBY MODE

The EEPROM goes into low power STANDBY mode after a fresh power up, after receiving a STOP bit in read mode, or after completing a self-time internal programming operation.



Figure 1: Timing diagram for START and STOP conditions



#### **Two-wire Serial EEPROM**



Figure 2: Timing diagram for output acknowledge

#### **Device Addressing**

The 2-wire serial bus protocol mandates an 8 bits device address word after a start bit condition to invoke a valid read or write command. The first four most significant bits of the device address must be 1010, which is common to all serial EEPROM devices. The next three bits are device address bits. These three device address bits (5<sup>th</sup>, 6<sup>th</sup> and 7<sup>th</sup>) are to match with the external chip select/address pin states. If a match is made, the EEPROM device outputs an acknowledge signal after the 8<sup>th</sup> read/write bit, otherwise the chip will go into standby mode. However, matching may not be needed for some or all device address bits (5<sup>th</sup>, 6<sup>th</sup>and 7<sup>th</sup>) as noted below. The last or 8th bit is a read/write command bit. If the 8<sup>th</sup> bit is at V<sub>IH</sub> then the chip goes into read mode. If a "0" is detected, the device enters programming mode.



#### **Two-wire Serial EEPROM**

#### **Write Operations**

#### A. BYTE WRITE

A write operation requires two 8-bit data word address following the device address word and ACKNOWLEDGE signal. Upon receipt of this address, the EEPROM will respond with a "0" and then clock in the first 8-bit data word. Following receipt of the 8-bit data word, the EEPROM will again output a "0". The addressing device, such as a microcontroller, must terminate the write sequence with a STOP condition. At this time the EEPROM enters into an internally-timed write cycle state. All inputs are disabled during this write cycle and the EEPROM will not respond until the writing is completed (Figure 3).

#### B. PAGE WRITE

The 256K EEPROM are capable of 64-byte page write.

A page write is initiated the same way as a byte write, but the microcontroller does not send a STOP condition after the first data word is clocked in. The microcontroller can transmit up to 63 more data words after the EEPROM acknowledges receipt of the first data word. The EEPROM will respond with a "0" after each data word is received. The microcontroller must terminate the page write sequence with a STOP condition (see Figure 4).

The lower six bits of the data word address are internally incremented following the receipt of each data word. The higher data word address bits are not incremented, retaining the memory page row location. If more than 64 data words are transmitted to the EEPROM, the data word address will "roll over" and the previous data will be overwritten.

#### C. ACKNOWLEDGE POLLING

ACKNOWLEDGE polling may be used to poll the programming status during a self-timed internal programming. By issuing a valid read or write address command, the EEPROM will not acknowledge at the 9th clock cycle if the device is still in the self-timed programming mode. However, if the programming completes and the chip has returned to the STANDBY mode, the device will return a valid ACKNOWLEDGE signal at the 9th clock cycle.



#### **Two-wire Serial EEPROM**

#### **Read Operations**

The read command is similar to the write command except the 8th read/write bit in address word is set to "1". The three read operation modes are described as follows:

#### A. CURRENT ADDRESS READ

The EEPROM internal address word counter maintains the last read or write address plus one if the power supply to the device has not been cut off. To initiate a current address read operation, the micro- controller issues a START bit and a valid device address word with the read/write bit (8th) set to "1". The EEPROM will response with an ACKNOWLEDGE signal on the 9th serial clock cycle. An 8-bit data word will then be serially clocked out. The internal address word counter will then automatically increase by one. For current address read the micro-controller will not issue an ACKNOWLEDGE signal on the 18th clock cycle. The micro-controller issues a valid STOP bit after the 18th clock cycle to terminate the read operation. The device then returns to STANDBY mode (see Figure 5).

#### B. SEQUENTIAL READ

The sequential read is very similar to current address read. The micro-controller issues a START bit and a valid device address word with read/write bit (8th) set to "1". The EEPROM will response with an ACKNOWLEDGE signal on the 9th serial clock cycle. An 8-bit data word will then be serially clocked out. Meanwhile the internally address word counter will then automatically increase by one. Unlike current address read, the micro-controller sends an ACKNOWLEDGE signal on the 18th clock cycle signaling the EEPROM device that it wants another byte of data. Upon receiving the ACKNOWLEDGE signal, the EEPROM will serially clocked out an 8-bit data word based on the incremented internal address counter. If the micro-controller needs another data, it sends out an ACKNOWLEDGE signal on the 27th clock cycle. Another 8-bit data word will then be serially clocked out. This sequential read continues as long as the micro-controller sends an ACKNOWLEDGE signal after receiving a new data word. When the internal address counter reaches its maximum valid address, it rolls over to the beginning of the memory array address. Similar to current address read, the micro- controller can terminate the sequential read by not acknowledging the last data word received, but sending a STOP bit afterwards instead (Figure 6).

#### C. RANDOM READ

Random read is a two-steps process. The first step is to initialize the internal address counter with a target read address using a "dummy write" instruction. The second step is a current address read. To initialize the internal address counter with a target read address, the micro-controller issues a START bit first, follows by a valid device address with the read/write bit (8th) set to "0". The EEPROM will then acknowledge. The micro-controller will then send two address words. Again the EEPROM will acknowledge. Instead of sending a valid written data to the EEPROM, the micro-controller performs a current address read instruction to read the data. Note that once a START bit is issued, the EEPROM will reset the internal programming process and continue to execute the new instruction - which is to read the current address (Figure 7).



#### **Two-wire Serial EEPROM**



Figure 3: Byte Write



Figure 4: Page Write



Figure 5: Current Address Read



Figure 6: Sequential Read



#### **Two-wire Serial EEPROM**



Figure 7: Random Read

Notes: 1) \* = Don't Care bits



Figure 8: SCL and SDA Bus Timing



#### **Two-wire Serial EEPROM**

#### **Electrical Specifications**

#### A. Power-Up Requirements

During a power-up sequence, the VCC supplied to the device should monotonically rise from GND to the minimum VCC level, with a slew rate no faster than 0.05 V/µs and no slower then 0.1 V/ms. A decoupling cap should be connected to the VCC PAD which is no smaller than 10nF.

#### B. Device Reset

To prevent inadvertent, write operations or any other spurious events from occurring during a power-up sequence, this device includes a Power-on Reset (POR) circuit. Upon power-up, the device will not respond to any commands until the VCC level crosses the internal voltage threshold (V<sub>POR</sub>) that brings the device out of Reset and into Standby mode. The system designer must ensure the instructions are not sent to the device until the VCC supply has reached a stable value greater than or equal to the minimum VCC level.



Figure 9: Power on and Power down

If an event occurs in the system where the VCC level supplied to the device drops below the maximum  $V_{POR}$  level specified, it is recommended that a full power cycle sequence be performed by first driving the VCC pin to GND, waiting at least the minimum  $t_{POFF}$  time and then performing a new power-up sequence in compliance with the requirements defined in this section.



#### **Two-wire Serial EEPROM**

#### **AC Characteristics**

| Symbol                   | <b>D</b> -many (1)                                                      | 1.8V      |     | 2.5V~5.0V |                 |       |
|--------------------------|-------------------------------------------------------------------------|-----------|-----|-----------|-----------------|-------|
|                          | Parameter (1)                                                           | Min       | Max | Min       | Max             | Units |
| f <sub>SCL</sub>         | Clock Frequency, SCL                                                    |           | 400 |           | 1000            | kHz   |
| T <sub>LOW</sub>         | Clock Pulse Width Low                                                   | 1.3       |     | 0.6       |                 | μs    |
| T <sub>HIGH</sub>        | Clock Pulse Width High                                                  | 0.6       |     | 0.3       |                 | μs    |
| Tı                       | Noise Suppression Time                                                  |           | 100 |           | 50              | ns    |
| T <sub>AA</sub>          | Clock Low to Data Out Valid                                             |           | 0.9 |           | 0.55            | μs    |
| T <sub>BUF</sub>         | Time the bus must be free before a new transmission can Start           | 1.3       |     | 0.5       |                 | μs    |
| T <sub>HD.STA</sub>      | Start Hold Time                                                         | 0.6       |     | 0.25      |                 | μs    |
| T <sub>SU.STA</sub>      | Start Setup Time                                                        | 0.6       |     | 0.25      |                 | μs    |
| $T_{HD.DAT}$             | Data In Hold Time                                                       | 0         |     | 0         |                 | μs    |
| T <sub>SU.DAT</sub>      | Data In Setup Time                                                      | 100       |     | 100       |                 | ns    |
| $T_R$                    | Inputs Rise Time <sup>(1)</sup>                                         |           | 0.3 |           | 0.3             | μs    |
| T <sub>F</sub>           | Inputs Fall Time <sup>(1)</sup>                                         |           | 300 |           | 100             | ns    |
| T <sub>SU.STO</sub>      | Stop Setup Time                                                         | 0.6       |     | 0.25      |                 | μs    |
| T <sub>DH</sub>          | Data Out Hold Time                                                      | 50        |     | 50        |                 | ns    |
| t <sub>PWR,R</sub>       | Vcc slew rate at power up                                               | 0.1       | 50  | 0.1       | 50              | V/ms  |
| t <sub>PUP</sub>         | Time required after VCC is stable before the device can accept commands | 100       |     | 100       |                 | μs    |
| t <sub>POFF</sub>        | Minimum time at Vcc=0V between power cycles                             | 500       |     | 500       |                 | ms    |
| $T_{WR}$                 | Write Cycle Time                                                        |           | 5   |           | 5               | ms    |
| Endurance <sup>(1)</sup> | 25℃, Page Mode, 3.3V                                                    | 1,000,000 |     |           | Write<br>Cycles |       |

Notes: 1. This Parameter is expected by characterization but are not fully screened by test.

2. AC Measurement conditions:  $R_L$  (Connects to Vcc): 1.3K $\Omega$ 

Input Pulse Voltages: 0.3Vcc to 0.7V<sub>CC</sub>

Input and output timing reference Voltages:  $0.5 V_{\text{CC}}$ 



## **Two-wire Serial EEPROM**

#### **DC Characteristics**

| Symbol           | Parameter (1)          | Test Condition                                    | Min                  | Тур   | Max                  | Units |
|------------------|------------------------|---------------------------------------------------|----------------------|-------|----------------------|-------|
| V <sub>CC1</sub> | supply V <sub>CC</sub> |                                                   | 1.8                  |       | 5.5                  | V     |
| Icc              | Supply Read Current    | V <sub>CC</sub> @5.0V SCL=100 kHz                 |                      | 0.4   | 1.0                  | mA    |
| Icc              | Supply Write Current   | V <sub>CC</sub> @5.0V SCL=100 kHz                 |                      | 2.0   | 3.0                  | mA    |
| I <sub>SB1</sub> | Supply Current         | $V_{CC}@1.8V, V_{IN} = V_{CC} \text{ or } V_{SS}$ |                      | < 1.0 |                      | μΑ    |
| I <sub>SB2</sub> | Supply Current         | $V_{CC}@2.5V, V_{IN} = V_{CC} \text{ or } V_{SS}$ |                      | < 1.0 |                      | μΑ    |
| I <sub>SB3</sub> | Supply Current         | $V_{CC}$ @5.0 $V$ , $V_{IN} = V_{CC}$ or $V_{SS}$ |                      | < 1.0 |                      | μΑ    |
| I <sub>LI</sub>  | Input Leakage Current  | $V_{IN} = V_{CC}$ or $V_{SS}$                     |                      |       | 3.0                  | μΑ    |
| I <sub>LO</sub>  | Output Leakage Current | $V_{IN} = V_{CC}$ or $V_{SS}$                     |                      |       | 3.0                  | μΑ    |
| V <sub>IL</sub>  | Input Low Level        |                                                   | -0.6                 |       | V <sub>CC</sub> *0.3 | V     |
| V <sub>IH</sub>  | Input High Level       |                                                   | V <sub>CC</sub> *0.7 |       | V <sub>CC</sub> +0.5 | V     |
| V <sub>OL1</sub> | Output Low Level       | $V_{CC}$ @1.8V, $I_{OL}$ = 0.15 mA                |                      |       | 0.4                  | V     |
| V <sub>OL2</sub> | Output Low Level       | $V_{CC}@3.0V$ , $I_{OL}=2.1$ mA                   |                      |       | 0.4                  | V     |

Notes: 1. The parameters are expected by characterization but are not fully screened by test.





## **Packaging information**

#### SOP-8



| Symbol | Dimensions In Millimeters |       | Dimensions In Inches |       |  |
|--------|---------------------------|-------|----------------------|-------|--|
|        | Min                       | Max   | Min                  | Max   |  |
| Α      | 1.350                     | 1.750 | 0.053                | 0.069 |  |
| A1     | 0.100                     | 0.250 | 0.004                | 0.010 |  |
| A2     | 1.350                     | 1.550 | 0.053                | 0.061 |  |
| b      | 0.330                     | 0.510 | 0.013                | 0.020 |  |
| С      | 0.170                     | 0.250 | 0.006                | 0.010 |  |
| D      | 4.700                     | 5.100 | 0.185                | 0.200 |  |
| Е      | 3.800                     | 4.000 | 0.150                | 0.157 |  |
| E1     | 5.800                     | 6.200 | 0.228                | 0.244 |  |
| е      | 1.270 (BSC)               |       | 0.050 (BSC)          |       |  |
| L      | 0.400                     | 1.270 | 0.016                | 0.050 |  |
| θ      | 0°                        | 8°    | 0°                   | 8°    |  |



## ACE24AC256A Two-wire Serial EEPROM

#### Notes

ACE does not assume any responsibility for use as critical components in life support devices or systems without the express written approval of the president and general counsel of ACE Technology Co., LTD. As sued herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and shoes failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

ACE Technology Co., LTD. http://www.ace-ele.com/